**TOSHIBA TA8173AP** TOSHIBA BIPOLAR LINEAR INTEGRATED CIRCUIT SILICON MONOLITHIC # TA8173AP # SOUND FIELD REPRODUCTION IC The TA8173AP is the sound field reproduction IC developed for use on such stereo equipment as radio cassette tape recorder, multivoise TV set. etc. This IC has made it possible to reproduce stereophonic sound with more presence by forcing difference signals of R-ch and L-ch to delay and applying these signals to R-ch and L-ch again. ### **FEATURES** - Built-in 4 stages of the lagging phase filter - Built-in NORMAL/DELAY switch - Operating supply voltage range $V_{CC (opr)} = 4 \sim 12V (Ta = 25^{\circ}C)$ Weight: 1.00g (Typ.) ### **BLOCK DIAGRAM** - TOSHIBA is continually working to improve the quality and the reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to observe standards of safety, and to avoid situations in which a malfunction or failure of a TOSHIBA product could cause loss of human life, boddily injury or damage to property. In developing your designs, please ensure that TOSHIBA product are used within specified operating ranges as set forth in the most recent products specifications. Also, please keep in mind the precautions and conditions set forth in the TOSHIBA Semiconductor Reliability Handbook. The products described in this document are subject to foreign exchange and foreign trade control laws. The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others. The information contained herein is subject to change without notice. 1997-07-07 ### **CAUTIONS FOR USE** ### 1. D/N (delay/normal) switch The Pin<sup>®</sup> is the delay/normal mode selector switch. The delay mode/normal mode control voltage ranges are as follows: $$V_{CC} = 5V$$ , $Ta = 25$ °C | Delay Mode | $V_{13} = 2.0V \sim V_{CC}$ or open | |-------------|-------------------------------------| | Normal Mode | V <sub>13</sub> = 0V~0.7V | If the output pop noise is generated when the delay/Normal mode is Switched by PIN<sup>®</sup>, the Noise level can be reduced by smoothing current with a capacitor and resistor connected to PIN<sup>®</sup> externally as shown in the test circuit diagram. The recommended values are $C = 33 \mu F$ and $R = 3k\Omega$ . ## 2. Delay system signal level This IC delays phase of the difference signal (R-L) of the R (PIN® INPUT) signal and L (PIN® input) signal and adds it to the R and L signals again. This delay system signal level has been set at 2 (R-L) in the standard circuit. However, as it is possible to reduce this signal level by externally connected parts. Set an optimum value through a listening test, etc. as shown below. Connect a resistor from the LPF output PIN ${\mathbb C}$ or ${\mathbb T}$ to the REF PIN ${\mathbb G}$ as illustrated below. As a $10k\Omega$ is seen in the LPF output PIN, it is possible to attenuate the delay system signal level by dividing resistance with the external resistor $R_{\mathbf X}$ . In this case as the time constant of the LPF changes when the $R_X$ is connected, decide the LPF's time constant by $(10k\Omega /\!/ R_X)\cdot C_X$ again after deciding the $R_X$ . # 3. Delay system signal phase delay circuit In the phase delay circuit of this IC, 4 stages of the block shown below are connected in series. Decide a time constant by the external $C_{\text{D}}$ and total phase delay by the number of stages to be used. $$\frac{V_{\text{out}}}{V_{\text{in}}} = \frac{1 - j2\pi f \cdot 10k\Omega \cdot C_{\text{D}}}{1 + j2\pi f \cdot 10k\Omega \cdot C_{\text{D}}}$$ $$\phi = -2\tan^{-1} (2\pi f \cdot 10k\Omega \cdot C)$$ # 4. Oscillation stability In the test circuit diagram, the capacitor (C=330pF) and the resistor (R=1k $\Omega$ ) connected to the output PINS 9 and 1 consist of the LPF for preventing frequency parasitic oscillation. If this LPF is not inserted in the circuit, weak oscillation of several MHz may be generated and therefore, user is advised to surely connect this LPF. ### **MAXIMUM RATINGS** (Ta = 25°C) | CHARACTERISTIC | SYMBOL | RATING | UNIT | |-----------------------|-----------------------|-----------------|------| | Supply Voltage | Vcc | 14 | V | | Power Dissipation | P <sub>D</sub> (Note) | 750 | mW | | Operating Temperature | T <sub>opr</sub> | <b>- 25∼75</b> | °C | | Storage Temperature | T <sub>stg</sub> | <b>-</b> 55∼150 | °C | (Note) Derated above $Ta = 25^{\circ}C$ in the proportion of $6mW/^{\circ}C$ . # **ELECTRICAL CHARACTERISTICS** (Unless otherwise specified, $V_{CC}$ = 5V, f = 1kHz, $R_L$ = 10k $\Omega$ , Ta = 25°C, NORMAL MODE) | CHARACTERISTIC | SYMBOL | TEST<br>CIR-<br>CUIT | TEST CONDITION | MIN. | TYP. | MAX. | UNIT | |------------------------------|------------------|----------------------|-----------------------------------------------------------------------------------|------|------|------|------------------| | Quiescent Current | <sup>l</sup> ccQ | _ | V <sub>in</sub> = 0 | - | 6 | 10 | mA | | Voltage Gain 1 | G <sub>v1</sub> | _ | _ | -3 | - 1 | 1 | dB | | Voltage Gain Ratio | ⊿G <sub>V</sub> | _ | _ | - 1 | 0 | 1 | dB | | Voltage Gain 2 | G <sub>v2</sub> | _ | DELAY MODE, f = 100Hz | 6 | 8 | 10 | dB | | Maximum Output<br>Voltage | V <sub>om</sub> | _ | THD = 1% | _ | 1.0 | _ | V <sub>rms</sub> | | Total Harmonic<br>Distortion | THD | _ | V <sub>out</sub> = 300mV <sub>rms</sub> | _ | 0.02 | 0.2 | % | | Output Noise Voltage 1 | V <sub>no1</sub> | _ | NORMAL MODE,<br>DIN AUDIO filter IN | _ | 10 | 40 | $\mu$ V $_{rms}$ | | Output Noise Voltage 2 | V <sub>no2</sub> | _ | DELAY MODE,<br>DIN AUDIO filter IN | _ | 17 | _ | $\mu$ V $_{rms}$ | | Channel Separation<br>Ratio | Sep. | _ | V <sub>out</sub> = 1V <sub>rms</sub> | _ | - 55 | _ | dB | | Ripple Rejection 1 | R.R.1 | _ | NORMAL MODE, f = 100Hz,<br>V <sub>ripple</sub> = 0.316V <sub>rms</sub> ( – 10dBV) | _ | - 55 | _ | dB | | Ripple Rejection 2 | R.R.2 | _ | DELAY MODE, f = 100Hz,<br>V <sub>ripple</sub> = 0.316V <sub>rms</sub> ( - 10dBV) | _ | - 45 | _ | dB | | Input Resistance | R <sub>IN</sub> | _ | _ | _ | 33 | _ | kΩ | # **TEST CIRCUIT** 1997-07-07 4/7 # OUTLINE DRAWING DIP16-P-300-2.54A Unit : mm 19.75MAX 19.25±0.2 0.735TYP 1.4±0.1 0.5±0.1 0.5±0.1 Weight: 1.00g (Typ.) 2.54